Function_define.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. #include <stdio.h>
  2. #define FOSC_160000 1
  3. #define nop _nop_();
  4. //16 --> 8 x 2
  5. #define HIBYTE(v1) ((UINT8)((v1)>>8)) //v1 is UINT16
  6. #define LOBYTE(v1) ((UINT8)((v1)&0xFF))
  7. //8 x 2 --> 16
  8. #define MAKEWORD(v1,v2) ((((UINT16)(v1))<<8)+(UINT16)(v2)) //v1,v2 is UINT8
  9. //8 x 4 --> 32
  10. #define MAKELONG(v1,v2,v3,v4) (UINT32)((v1<<32)+(v2<<16)+(v3<<8)+v4) //v1,v2,v3,v4 is UINT8
  11. //32 --> 16 x 2
  12. #define YBYTE1(v1) ((UINT16)((v1)>>16)) //v1 is UINT32
  13. #define YBYTE0(v1) ((UINT16)((v1)&0xFFFF))
  14. //32 --> 8 x 4
  15. #define TBYTE3(v1) ((UINT8)((v1)>>24)) //v1 is UINT32
  16. #define TBYTE2(v1) ((UINT8)((v1)>>16))
  17. #define TBYTE1(v1) ((UINT8)((v1)>>8))
  18. #define TBYTE0(v1) ((UINT8)((v1)&0xFF))
  19. #define SET_BIT0 0x01
  20. #define SET_BIT1 0x02
  21. #define SET_BIT2 0x04
  22. #define SET_BIT3 0x08
  23. #define SET_BIT4 0x10
  24. #define SET_BIT5 0x20
  25. #define SET_BIT6 0x40
  26. #define SET_BIT7 0x80
  27. #define SET_BIT8 0x0100
  28. #define SET_BIT9 0x0200
  29. #define SET_BIT10 0x0400
  30. #define SET_BIT11 0x0800
  31. #define SET_BIT12 0x1000
  32. #define SET_BIT13 0x2000
  33. #define SET_BIT14 0x4000
  34. #define SET_BIT15 0x8000
  35. #define CLR_BIT0 0xFE
  36. #define CLR_BIT1 0xFD
  37. #define CLR_BIT2 0xFB
  38. #define CLR_BIT3 0xF7
  39. #define CLR_BIT4 0xEF
  40. #define CLR_BIT5 0xDF
  41. #define CLR_BIT6 0xBF
  42. #define CLR_BIT7 0x7F
  43. #define CLR_BIT8 0xFEFF
  44. #define CLR_BIT9 0xFDFF
  45. #define CLR_BIT10 0xFBFF
  46. #define CLR_BIT11 0xF7FF
  47. #define CLR_BIT12 0xEFFF
  48. #define CLR_BIT13 0xDFFF
  49. #define CLR_BIT14 0xBFFF
  50. #define CLR_BIT15 0x7FFF
  51. #define FAIL 1
  52. #define PASS 0
  53. /*****************************************************************************************
  54. * For GPIO INIT setting
  55. *****************************************************************************************/
  56. //------------------- Define Port as Quasi mode -------------------
  57. #define P00_Quasi_Mode P0M1&=~SET_BIT0;P0M2&=~SET_BIT0
  58. #define P01_Quasi_Mode P0M1&=~SET_BIT1;P0M2&=~SET_BIT1
  59. #define P02_Quasi_Mode P0M1&=~SET_BIT2;P0M2&=~SET_BIT2
  60. #define P03_Quasi_Mode P0M1&=~SET_BIT3;P0M2&=~SET_BIT3
  61. #define P04_Quasi_Mode P0M1&=~SET_BIT4;P0M2&=~SET_BIT4
  62. #define P05_Quasi_Mode P0M1&=~SET_BIT5;P0M2&=~SET_BIT5
  63. #define P06_Quasi_Mode P0M1&=~SET_BIT6;P0M2&=~SET_BIT6
  64. #define P07_Quasi_Mode P0M1&=~SET_BIT7;P0M2&=~SET_BIT7
  65. #define P10_Quasi_Mode P1M1&=~SET_BIT0;P1M2&=~SET_BIT0
  66. #define P11_Quasi_Mode P1M1&=~SET_BIT1;P1M2&=~SET_BIT1
  67. #define P12_Quasi_Mode P1M1&=~SET_BIT2;P1M2&=~SET_BIT2
  68. #define P13_Quasi_Mode P1M1&=~SET_BIT3;P1M2&=~SET_BIT3
  69. #define P14_Quasi_Mode P1M1&=~SET_BIT4;P1M2&=~SET_BIT4
  70. #define P15_Quasi_Mode P1M1&=~SET_BIT5;P1M2&=~SET_BIT5
  71. #define P16_Quasi_Mode P1M1&=~SET_BIT6;P1M2&=~SET_BIT6
  72. #define P17_Quasi_Mode P1M1&=~SET_BIT7;P1M2&=~SET_BIT7
  73. #define P30_Quasi_Mode P3M1&=~SET_BIT0;P3M2&=~SET_BIT0
  74. //------------------- Define Port as Push Pull mode -------------------
  75. #define P00_PushPull_Mode P0M1&=~SET_BIT0;P0M2|=SET_BIT0
  76. #define P01_PushPull_Mode P0M1&=~SET_BIT1;P0M2|=SET_BIT1
  77. #define P02_PushPull_Mode P0M1&=~SET_BIT2;P0M2|=SET_BIT2
  78. #define P03_PushPull_Mode P0M1&=~SET_BIT3;P0M2|=SET_BIT3
  79. #define P04_PushPull_Mode P0M1&=~SET_BIT4;P0M2|=SET_BIT4
  80. #define P05_PushPull_Mode P0M1&=~SET_BIT5;P0M2|=SET_BIT5
  81. #define P06_PushPull_Mode P0M1&=~SET_BIT6;P0M2|=SET_BIT6
  82. #define P07_PushPull_Mode P0M1&=~SET_BIT7;P0M2|=SET_BIT7
  83. #define P10_PushPull_Mode P1M1&=~SET_BIT0;P1M2|=SET_BIT0
  84. #define P11_PushPull_Mode P1M1&=~SET_BIT1;P1M2|=SET_BIT1
  85. #define P12_PushPull_Mode P1M1&=~SET_BIT2;P1M2|=SET_BIT2
  86. #define P13_PushPull_Mode P1M1&=~SET_BIT3;P1M2|=SET_BIT3
  87. #define P14_PushPull_Mode P1M1&=~SET_BIT4;P1M2|=SET_BIT4
  88. #define P15_PushPull_Mode P1M1&=~SET_BIT5;P1M2|=SET_BIT5
  89. #define P16_PushPull_Mode P1M1&=~SET_BIT6;P1M2|=SET_BIT6
  90. #define P17_PushPull_Mode P1M1&=~SET_BIT7;P1M2|=SET_BIT7
  91. #define P30_PushPull_Mode P3M1&=~SET_BIT0;P3M2|=SET_BIT0
  92. #define GPIO1_PushPull_Mode P1M1&=~SET_BIT0;P1M2|=SET_BIT0
  93. //------------------- Define Port as Input Only mode -------------------
  94. #define P00_Input_Mode P0M1|=SET_BIT0;P0M2&=~SET_BIT0
  95. #define P01_Input_Mode P0M1|=SET_BIT1;P0M2&=~SET_BIT1
  96. #define P02_Input_Mode P0M1|=SET_BIT2;P0M2&=~SET_BIT2
  97. #define P03_Input_Mode P0M1|=SET_BIT3;P0M2&=~SET_BIT3
  98. #define P04_Input_Mode P0M1|=SET_BIT4;P0M2&=~SET_BIT4
  99. #define P05_Input_Mode P0M1|=SET_BIT5;P0M2&=~SET_BIT5
  100. #define P06_Input_Mode P0M1|=SET_BIT6;P0M2&=~SET_BIT6
  101. #define P07_Input_Mode P0M1|=SET_BIT7;P0M2&=~SET_BIT7
  102. #define P10_Input_Mode P1M1|=SET_BIT0;P1M2&=~SET_BIT0
  103. #define P11_Input_Mode P1M1|=SET_BIT1;P1M2&=~SET_BIT1
  104. #define P12_Input_Mode P1M1|=SET_BIT2;P1M2&=~SET_BIT2
  105. #define P13_Input_Mode P1M1|=SET_BIT3;P1M2&=~SET_BIT3
  106. #define P14_Input_Mode P1M1|=SET_BIT4;P1M2&=~SET_BIT4
  107. #define P15_Input_Mode P1M1|=SET_BIT5;P1M2&=~SET_BIT5
  108. #define P16_Input_Mode P1M1|=SET_BIT6;P1M2&=~SET_BIT6
  109. #define P17_Input_Mode P1M1|=SET_BIT7;P1M2&=~SET_BIT7
  110. #define P30_Input_Mode P3M1|=SET_BIT0;P3M2&=~SET_BIT0
  111. //-------------------Define Port as Open Drain mode -------------------
  112. #define P00_OpenDrain_Mode P0M1|=SET_BIT0;P0M2|=SET_BIT0
  113. #define P01_OpenDrain_Mode P0M1|=SET_BIT1;P0M2|=SET_BIT1
  114. #define P02_OpenDrain_Mode P0M1|=SET_BIT2;P0M2|=SET_BIT2
  115. #define P03_OpenDrain_Mode P0M1|=SET_BIT3;P0M2|=SET_BIT3
  116. #define P04_OpenDrain_Mode P0M1|=SET_BIT4;P0M2|=SET_BIT4
  117. #define P05_OpenDrain_Mode P0M1|=SET_BIT5;P0M2|=SET_BIT5
  118. #define P06_OpenDrain_Mode P0M1|=SET_BIT6;P0M2|=SET_BIT6
  119. #define P07_OpenDrain_Mode P0M1|=SET_BIT7;P0M2|=SET_BIT7
  120. #define P10_OpenDrain_Mode P1M1|=SET_BIT0;P1M2|=SET_BIT0
  121. #define P11_OpenDrain_Mode P1M1|=SET_BIT1;P1M2|=SET_BIT1
  122. #define P12_OpenDrain_Mode P1M1|=SET_BIT2;P1M2|=SET_BIT2
  123. #define P13_OpenDrain_Mode P1M1|=SET_BIT3;P1M2|=SET_BIT3
  124. #define P14_OpenDrain_Mode P1M1|=SET_BIT4;P1M2|=SET_BIT4
  125. #define P15_OpenDrain_Mode P1M1|=SET_BIT5;P1M2|=SET_BIT5
  126. #define P16_OpenDrain_Mode P1M1|=SET_BIT6;P1M2|=SET_BIT6
  127. #define P17_OpenDrain_Mode P1M1|=SET_BIT7;P1M2|=SET_BIT7
  128. #define P30_OpenDrain_Mode P3M1|=SET_BIT0;P3M2|=SET_BIT0
  129. //--------- Define all port as quasi mode ---------
  130. #define Set_All_GPIO_Quasi_Mode P0M1=0;P0M1=0;P1M1=0;P1M2=0;P3M1=0;P3M2=0
  131. #define set_GPIO1 P12=1
  132. #define clr_GPIO1 P12=0
  133. /****************************************************************************
  134. Enable INT port 0~3
  135. ***************************************************************************/
  136. #define Enable_INT_Port0 PICON &= 0xFB;
  137. #define Enable_INT_Port1 PICON |= 0x01;
  138. #define Enable_INT_Port2 PICON |= 0x02;
  139. #define Enable_INT_Port3 PICON |= 0x03;
  140. /*****************************************************************************
  141. Enable each bit low level trig mode
  142. *****************************************************************************/
  143. #define Enable_BIT7_LowLevel_Trig PICON&=0x7F;PINEN|=0x80;PIPEN&=0x7F
  144. #define Enable_BIT6_LowLevel_Trig PICON&=0x7F;PINEN|=0x40;PIPEN&=0xBF
  145. #define Enable_BIT5_LowLevel_Trig PICON&=0xBF;PINEN|=0x20;PIPEN&=0xDF
  146. #define Enable_BIT4_LowLevel_Trig PICON&=0xBF;PINEN|=0x10;PIPEN&=0xEF
  147. #define Enable_BIT3_LowLevel_Trig PICON&=0xDF;PINEN|=0x08;PIPEN&=0xF7
  148. #define Enable_BIT2_LowLevel_Trig PICON&=0xEF;PINEN|=0x04;PIPEN&=0xFB
  149. #define Enable_BIT1_LowLevel_Trig PICON&=0xF7;PINEN|=0x02;PIPEN&=0xFD
  150. #define Enable_BIT0_LowLevel_Trig PICON&=0xFD;PINEN|=0x01;PIPEN&=0xFE
  151. /*****************************************************************************
  152. Enable each bit high level trig mode
  153. *****************************************************************************/
  154. #define Enable_BIT7_HighLevel_Trig PICON&=0x7F;PINEN&=0x7F;PIPEN|=0x80
  155. #define Enable_BIT6_HighLevel_Trig PICON&=0x7F;PINEN&=0xBF;PIPEN|=0x40
  156. #define Enable_BIT5_HighLevel_Trig PICON&=0xBF;PINEN&=0xDF;PIPEN|=0x20
  157. #define Enable_BIT4_HighLevel_Trig PICON&=0xBF;PINEN&=0xEF;PIPEN|=0x10
  158. #define Enable_BIT3_HighLevel_Trig PICON&=0xDF;PINEN&=0xF7;PIPEN|=0x08
  159. #define Enable_BIT2_HighLevel_Trig PICON&=0xEF;PINEN&=0xFB;PIPEN|=0x04
  160. #define Enable_BIT1_HighLevel_Trig PICON&=0xF7;PINEN&=0xFD;PIPEN|=0x02
  161. #define Enable_BIT0_HighLevel_Trig PICON&=0xFD;PINEN&=0xFE;PIPEN|=0x01
  162. /*****************************************************************************
  163. Enable each bit falling edge trig mode
  164. *****************************************************************************/
  165. #define Enable_BIT7_FallEdge_Trig PICON|=0x80;PINEN|=0x80;PIPEN&=0x7F
  166. #define Enable_BIT6_FallEdge_Trig PICON|=0x80;PINEN|=0x40;PIPEN&=0xBF
  167. #define Enable_BIT5_FallEdge_Trig PICON|=0x40;PINEN|=0x20;PIPEN&=0xDF
  168. #define Enable_BIT4_FallEdge_Trig PICON|=0x40;PINEN|=0x10;PIPEN&=0xEF
  169. #define Enable_BIT3_FallEdge_Trig PICON|=0x20;PINEN|=0x08;PIPEN&=0xF7
  170. #define Enable_BIT2_FallEdge_Trig PICON|=0x10;PINEN|=0x04;PIPEN&=0xFB
  171. #define Enable_BIT1_FallEdge_Trig PICON|=0x08;PINEN|=0x02;PIPEN&=0xFD
  172. #define Enable_BIT0_FallEdge_Trig PICON|=0x04;PINEN|=0x01;PIPEN&=0xFE
  173. /*****************************************************************************
  174. Enable each bit rasing edge trig mode
  175. *****************************************************************************/
  176. #define Enable_BIT7_RasingEdge_Trig PICON|=0x80;PINEN&=0x7F;PIPEN|=0x80
  177. #define Enable_BIT6_RasingEdge_Trig PICON|=0x80;PINEN&=0xBF;PIPEN|=0x40
  178. #define Enable_BIT5_RasingEdge_Trig PICON|=0x40;PINEN&=0xDF;PIPEN|=0x20
  179. #define Enable_BIT4_RasingEdge_Trig PICON|=0x40;PINEN&=0xEF;PIPEN|=0x10
  180. #define Enable_BIT3_RasingEdge_Trig PICON|=0x20;PINEN&=0xF7;PIPEN|=0x08
  181. #define Enable_BIT2_RasingEdge_Trig PICON|=0x10;PINEN&=0xFB;PIPEN|=0x04
  182. #define Enable_BIT1_RasingEdge_Trig PICON|=0x08;PINEN|=0xFD;PIPEN&=0x02
  183. #define Enable_BIT0_RasingEdge_Trig PICON|=0x04;PINEN|=0xFE;PIPEN&=0x01
  184. /*****************************************************************************************
  185. * For TIMER VALUE setting is base on " option -> C51 -> Preprocesser Symbols -> Define "
  186. *****************************************************************************************/
  187. #ifdef FOSC_110592 // if Fsys = 11.0592MHz
  188. #define TIMER_DIV12_VALUE_10us 65536-9 //9*12/11.0592 = 10 uS, // Timer divider = 12 for TM0/TM1
  189. #define TIMER_DIV12_VALUE_1ms 65536-923 //923*12/11.0592 = 1 mS // Timer divider = 12
  190. #define TIMER_DIV12_VALUE_10ms 65536-9216 //18432*12/22118400 = 10 ms // Timer divider = 12
  191. #define TIMER_DIV4_VALUE_10us 65536-28 //28*4/11.0592 = 10 uS // Timer divider = 4 for TM2/TM3
  192. #define TIMER_DIV4_VALUE_1ms 65536-2765 //2765*4/11.0592 = 1 mS // Timer divider = 4
  193. #define TIMER_DIV4_VALUE_100us 65536-277 //553*4/22118400 = 100 us // Timer divider = 4
  194. #define TIMER_DIV4_VALUE_200us 65536-553 //1106*4/22118400 = 200 us // Timer divider = 4
  195. #define TIMER_DIV4_VALUE_500us 65536-1383 //2765*4/22118400 = 500 us // Timer divider = 4
  196. #define TIMER_DIV16_VALUE_10ms 65536-6912 //1500*16/22118400 = 10 ms // Timer divider = 16
  197. #define TIMER_DIV64_VALUE_30ms 65536-5184 //10368*64/22118400 = 30 ms // Timer divider = 64
  198. #define TIMER_DIV128_VALUE_100ms 65536-8640 //17280*128/22118400 = 100 ms // Timer divider = 128
  199. #define TIMER_DIV128_VALUE_200ms 65536-17280 //34560*128/22118400 = 200 ms // Timer divider = 128
  200. #define TIMER_DIV256_VALUE_500ms 65536-21600 //43200*256/22118400 = 500 ms // Timer divider = 256
  201. #define TIMER_DIV512_VALUE_1s 65536-21600 //43200*512/22118400 = 1 s // Timer divider = 512
  202. #endif
  203. #ifdef FOSC_160000 // if Fsys = 16MHz
  204. #define TIMER_DIV12_VALUE_10us 65536-13 //13*12/16000000 = 10 uS, // Timer divider = 12 for TM0/TM1
  205. #define TIMER_DIV12_VALUE_100us 65536-130 //130*12/16000000 = 10 uS, // Timer divider = 12
  206. #define TIMER_DIV12_VALUE_1ms 65536-1334 //1334*12/16000000 = 1 mS, // Timer divider = 12
  207. #define TIMER_DIV12_VALUE_10ms 65536-13334 //13334*12/16000000 = 10 mS // Timer divider = 12
  208. #define TIMER_DIV12_VALUE_40ms 65536-53336 //53336*12/16000000 = 40 ms // Timer divider = 12
  209. #define TIMER_DIV4_VALUE_10us 65536-40 //40*4/16000000 = 10 uS, // Timer divider = 4 for TM2/TM3
  210. #define TIMER_DIV4_VALUE_100us 65536-400 //400*4/16000000 = 100 us // Timer divider = 4
  211. #define TIMER_DIV4_VALUE_200us 65536-800 //800*4/16000000 = 200 us // Timer divider = 4
  212. #define TIMER_DIV4_VALUE_500us 65536-2000 //2000*4/16000000 = 500 us // Timer divider = 4
  213. #define TIMER_DIV4_VALUE_1ms 65536-4000 //4000*4/16000000 = 1 mS, // Timer divider = 4
  214. #define TIMER_DIV16_VALUE_10ms 65536-10000 //10000*16/16000000 = 10 ms // Timer divider = 16
  215. #define TIMER_DIV64_VALUE_30ms 65536-7500 //7500*64/16000000 = 30 ms // Timer divider = 64
  216. #define TIMER_DIV128_VALUE_100ms 65536-12500 //12500*128/16000000 = 100 ms // Timer divider = 128
  217. #define TIMER_DIV128_VALUE_200ms 65536-25000 //25000*128/16000000 = 200 ms // Timer divider = 128
  218. #define TIMER_DIV256_VALUE_500ms 65536-31250 //31250*256/16000000 = 500 ms // Timer divider = 256
  219. #define TIMER_DIV512_VALUE_1s 65536-31250 //31250*512/16000000 = 1 s. // Timer Divider = 512
  220. #endif
  221. #ifdef FOSC_184320 // if Fsys = 18.432MHz
  222. #define TIMER_DIV12_VALUE_10us 65536-15 //15*12/18.432 = 10 uS, Timer Clock = Fsys/12
  223. #define TIMER_DIV12_VALUE_1ms 65536-1536 //1536*12/18.432 = 1 mS, Timer Clock = Fsys/12
  224. #define TIMER_DIV4_VALUE_10us 65536-46 //46*4/18.432 = 10 uS, Timer Clock = Fsys/4
  225. #define TIMER_DIV4_VALUE_1ms 65536-4608 //4608*4/18.432 = 1 mS, Timer Clock = Fsys/4
  226. #endif
  227. #ifdef FOSC_200000 // if Fsys = 20 MHz
  228. #define TIMER_DIV12_VALUE_10us 65536-17 //17*12/20000000 = 10 uS, Timer Clock = Fsys/12
  229. #define TIMER_DIV12_VALUE_1ms 65536-1667 //1667*12/20000000 = 1 mS, Timer Clock = Fsys/12
  230. #define TIMER_DIV4_VALUE_10us 65536-50 //50*4/20000000 = 10 uS, Timer Clock = Fsys/4
  231. #define TIMER_DIV4_VALUE_1ms 65536-5000 //5000*4/20000000 = 1 mS, Timer Clock = Fsys/4
  232. #endif
  233. #ifdef FOSC_221184 // if Fsys = 22.1184 MHz
  234. #define TIMER_DIV12_VALUE_10us 65536-18 //18*12/22118400 = 10 uS, // Timer divider = 12
  235. #define TIMER_DIV12_VALUE_1ms 65536-1843 //1843*12/22118400 = 1 mS, // Timer divider = 12
  236. #define TIMER_DIV12_VALUE_10ms 65536-18432 //18432*12/22118400 = 10 ms // Timer divider = 12
  237. #define TIMER_DIV4_VALUE_10us 65536-56 //9*4/22118400 = 10 uS, // Timer divider = 4
  238. #define TIMER_DIV4_VALUE_1ms 65536-5530 //923*4/22118400 = 1 mS, // Timer divider = 4
  239. #define TIMER_DIV4_VALUE_100us 65536-553 //553*4/22118400 = 100 us // Timer divider = 4
  240. #define TIMER_DIV4_VALUE_200us 65536-1106 //1106*4/22118400 = 200 us // Timer divider = 4
  241. #define TIMER_DIV4_VALUE_500us 65536-2765 //2765*4/22118400 = 500 us // Timer divider = 4
  242. #define TIMER_DIV16_VALUE_10ms 65536-13824 //1500*16/22118400 = 10 ms // Timer divider = 16
  243. #define TIMER_DIV64_VALUE_30ms 65536-10368 //10368*64/22118400 = 30 ms // Timer divider = 64
  244. #define TIMER_DIV128_VALUE_100ms 65536-17280 //17280*128/22118400 = 100 ms // Timer divider = 128
  245. #define TIMER_DIV128_VALUE_200ms 65536-34560 //34560*128/22118400 = 200 ms // Timer divider = 128
  246. #define TIMER_DIV256_VALUE_500ms 65536-43200 //43200*256/22118400 = 500 ms // Timer divider = 256
  247. #define TIMER_DIV512_VALUE_1s 65536-43200 //43200*512/22118400 = 1 s // Timer divider = 512
  248. #endif
  249. #ifdef FOSC_240000 // if Fsys = 20 MHz
  250. #define TIMER_DIV12_VALUE_10us 65536-20 //20*12/24000000 = 10 uS, // Timer divider = 12
  251. #define TIMER_DIV12_VALUE_1ms 65536-2000 //2000*12/24000000 = 1 mS, // Timer divider = 12
  252. #define TIMER_DIV12_VALUE_10ms 65536-20000 //2000*12/24000000 = 10 mS // Timer divider = 12
  253. #define TIMER_DIV4_VALUE_10us 65536-60 //60*4/24000000 = 10 uS, // Timer divider = 4
  254. #define TIMER_DIV4_VALUE_100us 65536-600 //600*4/24000000 = 100 us // Timer divider = 4
  255. #define TIMER_DIV4_VALUE_200us 65536-1200 //1200*4/24000000 = 200 us // Timer divider = 4
  256. #define TIMER_DIV4_VALUE_500us 65536-3000 //3000*4/24000000 = 500 us // Timer divider = 4
  257. #define TIMER_DIV4_VALUE_1ms 65536-6000 //6000*4/24000000 = 1 mS, // Timer divider = 4
  258. #define TIMER_DIV16_VALUE_10ms 65536-15000 //15000*16/24000000 = 10 ms // Timer divider = 16
  259. #define TIMER_DIV64_VALUE_30ms 65536-11250 //11250*64/24000000 = 30 ms // Timer divider = 64
  260. #define TIMER_DIV128_VALUE_100ms 65536-18750 //37500*128/24000000 = 200 ms // Timer divider = 128
  261. #define TIMER_DIV128_VALUE_200ms 65536-37500 //37500*128/24000000 = 200 ms // Timer divider = 128
  262. #define TIMER_DIV256_VALUE_500ms 65536-46875 //46875*256/24000000 = 500 ms // Timer divider = 256
  263. #define TIMER_DIV512_VALUE_1s 65536-46875 //46875*512/24000000 = 1 s. // Timer Divider = 512
  264. #endif
  265. //-------------------- Timer0 function define --------------------
  266. #define TIMER1_MODE0_ENABLE TMOD&=0x0F
  267. #define TIMER1_MODE1_ENABLE TMOD&=0x0F;TMOD|=0x10
  268. #define TIMER1_MODE2_ENABLE TMOD&=0x0F;TMOD|=0x20
  269. #define TIMER1_MODE3_ENABLE TMOD&=0x0F;TMOD|=0x3F
  270. //-------------------- Timer1 function define --------------------
  271. #define TIMER0_MODE0_ENABLE TMOD&=0xF0
  272. #define TIMER0_MODE1_ENABLE TMOD&=0xF0;TMOD|=0x01
  273. #define TIMER0_MODE2_ENABLE TMOD&=0xF0;TMOD|=0x02
  274. #define TIMER0_MODE3_ENABLE TMOD&=0xF0;TMOD|=0xF3
  275. //-------------------- Timer2 function define --------------------
  276. #define TIMER2_DIV_4 T2MOD|=0x10;T2MOD&=0x9F
  277. #define TIMER2_DIV_16 T2MOD|=0x20;T2MOD&=0xAF
  278. #define TIMER2_DIV_32 T2MOD|=0x30;T2MOD&=0xBF
  279. #define TIMER2_DIV_64 T2MOD|=0x40;T2MOD&=0xCF
  280. #define TIMER2_DIV_128 T2MOD|=0x50;T2MOD&=0xDF
  281. #define TIMER2_DIV_256 T2MOD|=0x60;T2MOD&=0xEF
  282. #define TIMER2_DIV_512 T2MOD|=0x70
  283. #define TIMER2_Auto_Reload_Delay_Mode T2CON&=~SET_BIT0;T2MOD|=SET_BIT7;T2MOD|=SET_BIT3
  284. #define TIMER2_Auto_Reload_Capture_Mode T2CON&=~SET_BIT0;T2MOD|=SET_BIT7
  285. #define TIMER2_Compare_Capture_Mode T2CON|=SET_BIT0;T2MOD&=~SET_BIT7;T2MOD|=SET_BIT2
  286. //-------------------- Timer2 Capture define --------------------
  287. //--- Falling Edge -----
  288. #define IC0_P12_CAP0_FallingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON2|=SET_BIT4;CAPCON3&=0xF0
  289. #define IC1_P11_CAP0_FallingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x01;
  290. #define IC2_P10_CAP0_FallingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x02;
  291. #define IC3_P00_CAP0_FallingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x03;
  292. #define IC3_P04_CAP0_FallingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x04;
  293. #define IC4_P01_CAP0_FallingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x05;
  294. #define IC5_P03_CAP0_FallingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x06;
  295. #define IC6_P05_CAP0_FallingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x07;
  296. #define IC7_P15_CAP0_FallingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x08;
  297. #define IC0_P12_CAP1_FallingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON2|=SET_BIT5;CAPCON3&=0x0F
  298. #define IC1_P11_CAP1_FallingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x10;
  299. #define IC2_P10_CAP1_FallingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x20;
  300. #define IC3_P00_CAP1_FallingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x30;
  301. #define IC3_P04_CAP1_FallingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x40;
  302. #define IC4_P01_CAP1_FallingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x50;
  303. #define IC5_P03_CAP1_FallingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x60;
  304. #define IC6_P05_CAP1_FallingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x70;
  305. #define IC7_P15_CAP1_FallingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x80;
  306. #define IC0_P12_CAP2_FallingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON2|=SET_BIT6;CAPCON4&=0xF0
  307. #define IC1_P11_CAP2_FallingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x10;
  308. #define IC2_P10_CAP2_FallingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x20;
  309. #define IC3_P00_CAP2_FallingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x30;
  310. #define IC3_P04_CAP2_FallingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x40;
  311. #define IC4_P01_CAP2_FallingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x50;
  312. #define IC5_P03_CAP2_FallingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x60;
  313. #define IC6_P05_CAP2_FallingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x70;
  314. #define IC7_P15_CAP2_FallingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x80;
  315. //----- Rising edge ----
  316. #define IC0_P12_CAP0_RisingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x01;CAPCON2|=SET_BIT4;CAPCON3&=0xF0
  317. #define IC1_P11_CAP0_RisingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x01;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x01;
  318. #define IC2_P10_CAP0_RisingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x01;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x02;
  319. #define IC3_P00_CAP0_RisingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x01;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x03;
  320. #define IC3_P04_CAP0_RisingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x01;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x04;
  321. #define IC4_P01_CAP0_RisingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x01;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x05;
  322. #define IC5_P03_CAP0_RisingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x01;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x06;
  323. #define IC6_P05_CAP0_RisingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x01;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x07;
  324. #define IC7_P15_CAP0_RisingEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x01;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x08;
  325. #define IC0_P12_CAP1_RisingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x04;CAPCON2|=SET_BIT5;CAPCON3&=0x0F
  326. #define IC1_P11_CAP1_RisingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x04;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x10;
  327. #define IC2_P10_CAP1_RisingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x04;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x20;
  328. #define IC3_P00_CAP1_RisingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x04;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x30;
  329. #define IC3_P04_CAP1_RisingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x04;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x40;
  330. #define IC4_P01_CAP1_RisingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x04;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x50;
  331. #define IC5_P03_CAP1_RisingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x04;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x60;
  332. #define IC6_P05_CAP1_RisingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x04;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x70;
  333. #define IC7_P15_CAP1_RisingEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x04;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x80;
  334. #define IC0_P12_CAP3_RisingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x10;CAPCON2|=SET_BIT6;CAPCON4&=0xF0
  335. #define IC1_P11_CAP3_RisingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x10;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x01;
  336. #define IC2_P10_CAP3_RisingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x10;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x02;
  337. #define IC3_P00_CAP3_RisingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x10;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x03;
  338. #define IC3_P04_CAP3_RisingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x10;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x04;
  339. #define IC4_P01_CAP3_RisingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x10;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x05;
  340. #define IC5_P03_CAP3_RisingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x10;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x06;
  341. #define IC6_P05_CAP3_RisingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x10;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x07;
  342. #define IC7_P15_CAP3_RisingEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x10;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x08;
  343. //-----BOTH edge ----
  344. #define IC0_P12_CAP0_BothEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x02;CAPCON2|=SET_BIT4;CAPCON3&=0xF0
  345. #define IC1_P11_CAP0_BothEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x02;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x01;
  346. #define IC2_P10_CAP0_BothEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x02;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x02;
  347. #define IC3_P00_CAP0_BothEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x02;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x03;
  348. #define IC3_P04_CAP0_BothEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x02;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x04;
  349. #define IC4_P01_CAP0_BothEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x02;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x05;
  350. #define IC5_P03_CAP0_BothEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x02;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x06;
  351. #define IC6_P05_CAP0_BothEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x02;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x07;
  352. #define IC7_P15_CAP0_BothEdge_Capture CAPCON0|=SET_BIT4;CAPCON1=0x00;CAPCON1|=0x02;CAPCON2|=SET_BIT4;CAPCON3&=0xF0;CAPCON3|=0x08;
  353. #define IC0_P12_CAP1_BothEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x08;CAPCON2|=SET_BIT5;CAPCON3&=0x0F
  354. #define IC1_P11_CAP1_BothEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x08;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x10;
  355. #define IC2_P10_CAP1_BothEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x08;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x20;
  356. #define IC3_P00_CAP1_BothEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x08;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x30;
  357. #define IC3_P04_CAP1_BothEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x08;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x40;
  358. #define IC4_P01_CAP1_BothEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x08;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x50;
  359. #define IC5_P03_CAP1_BothEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x08;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x60;
  360. #define IC6_P05_CAP1_BothEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x08;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x70;
  361. #define IC7_P15_CAP1_BothEdge_Capture CAPCON0|=SET_BIT5;CAPCON1=0x00;CAPCON1|=0x08;CAPCON2|=SET_BIT5;CAPCON3&=0x0F;CAPCON3|=0x80;
  362. #define IC0_P12_CAP3_BothEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x20;CAPCON2|=SET_BIT6;CAPCON4&=0xF0
  363. #define IC1_P11_CAP3_BothEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x20;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x01;
  364. #define IC2_P10_CAP3_BothEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x20;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x02;
  365. #define IC3_P00_CAP3_BothEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x20;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x03;
  366. #define IC3_P04_CAP3_BothEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x20;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x04;
  367. #define IC4_P01_CAP3_BothEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x20;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x05;
  368. #define IC5_P03_CAP3_BothEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x20;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x06;
  369. #define IC6_P05_CAP3_BothEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x20;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x07;
  370. #define IC7_P15_CAP3_BothEdge_Capture CAPCON0|=SET_BIT6;CAPCON1=0x00;CAPCON1|=0x20;CAPCON2|=SET_BIT6;CAPCON4&=0xF0;CAPCON4|=0x08;
  371. #define TIMER2_IC2_DISABLE CAPCON0&=~SET_BIT6
  372. #define TIMER2_IC1_DISABLE CAPCON0&=~SET_BIT5
  373. #define TIMER2_IC0_DISABLE CAPCON0&=~SET_BIT4
  374. /*****************************************************************************************
  375. * For PWM setting
  376. *****************************************************************************************/
  377. //--------- PMW clock source select define ---------------------
  378. #define PWM_CLOCK_FSYS CKCON&=0xBF
  379. #define PWM_CLOCK_TIMER1 CKCON|=0x40
  380. //--------- PWM clock devide define ----------------------------
  381. #define PWM_CLOCK_DIV_2 PWMCON1|=0x01;PWMCON1&=0xF9
  382. #define PWM_CLOCK_DIV_4 PWMCON1|=0x02;PWMCON1&=0xFA
  383. #define PWM_CLOCK_DIV_8 PWMCON1|=0x03;PWMCON1&=0xFB
  384. #define PWM_CLOCK_DIV_16 PWMCON1|=0x04;PWMCON1&=0xFC
  385. #define PWM_CLOCK_DIV_32 PWMCON1|=0x05;PWMCON1&=0xFD
  386. #define PWM_CLOCK_DIV_64 PWMCON1|=0x06;PWMCON1&=0xFE
  387. #define PWM_CLOCK_DIV_128 PWMCON1|=0x07
  388. //--------- PWM I/O select define ------------------------------
  389. #define PWM5_P15_OUTPUT_ENABLE BIT_TMP=EA;EA=0;TA=0xAA;TA=0x55;SFRS|=0x01;PIOCON1|=0x20;TA=0xAA;TA=0x55;SFRS&=0xFE;EA=BIT_TMP //P1.5 as PWM5 output enable
  390. #define PWM5_P03_OUTPUT_ENABLE PIOCON0|=0x20 //P0.3 as PWM5
  391. #define PWM4_P01_OUTPUT_ENABLE PIOCON0|=0x10 //P0.1 as PWM4 output enable
  392. #define PWM3_P04_OUTPUT_ENABLE BIT_TMP=EA;EA=0;TA=0xAA;TA=0x55;SFRS|=0x01;PIOCON1|=0x08;TA=0xAA;TA=0x55;SFRS&=0xFE;EA=BIT_TMP //P0.4 as PWM3 output enable
  393. #define PWM3_P00_OUTPUT_ENABLE PIOCON0|=0x08 //P0.0 as PWM3
  394. #define PWM2_P05_OUTPUT_ENABLE BIT_TMP=EA;EA=0;TA=0xAA;TA=0x55;SFRS|=0x01;PIOCON1|=0x04;TA=0xAA;TA=0x55;SFRS&=0xFE;EA=BIT_TMP //P1.0 as PWM2 output enable
  395. #define PWM2_P10_OUTPUT_ENABLE PIOCON0|=0x04 //P1.0 as PWM2
  396. #define PWM1_P14_OUTPUT_ENABLE BIT_TMP=EA;EA=0;TA=0xAA;TA=0x55;SFRS|=0x01;PIOCON1|=0x02;TA=0xAA;TA=0x55;SFRS&=0xFE;EA=BIT_TMP //P1.4 as PWM1 output enable
  397. #define PWM1_P11_OUTPUT_ENABLE PIOCON0|=0x02 //P1.1 as PWM1
  398. #define PWM0_P12_OUTPUT_ENABLE PIOCON0|=0x01 //P1.2 as PWM0 output enable
  399. #define ALL_PWM_OUTPUT_ENABLE PIOCON0=0xFF;PIOCON1=0xFF
  400. #define PWM5_P15_OUTPUT_DISABLE BIT_TMP=EA;EA=0;TA=0xAA;TA=0x55;SFRS|=0x01;PIOCON1&=0xDF;TA=0xAA;TA=0x55;SFRS&=0xFE;EA=BIT_TMP //P1.5 as PWM5 output disable
  401. #define PWM5_P03_OUTPUT_DISABLE PIOCON0&=0xDF //P0.3 as PWM5
  402. #define PWM4_P01_OUTPUT_DISABLE PIOCON0&=0xEF //P0.1 as PWM4 output disable
  403. #define PWM3_P04_OUTPUT_DISABLE BIT_TMP=EA;EA=0;TA=0xAA;TA=0x55;SFRS|=0x01;PIOCON1&=0xF7;TA=0xAA;TA=0x55;SFRS&=0xFE;EA=BIT_TMP //P0.4 as PWM3 output disable
  404. #define PWM3_P00_OUTPUT_DISABLE PIOCON0&=0xF7 //P0.0 as PWM3
  405. #define PWM2_P05_OUTPUT_DISABLE BIT_TMP=EA;EA=0;TA=0xAA;TA=0x55;SFRS|=0x01;PIOCON1&=0xFB;TA=0xAA;TA=0x55;SFRS&=0xFE;EA=BIT_TMP //P1.0 as PWM2 output disable
  406. #define PWM2_P10_OUTPUT_DISABLE PIOCON0&=0xFB //P1.0 as PWM2
  407. #define PWM1_P14_OUTPUT_DISABLE BIT_TMP=EA;EA=0;TA=0xAA;TA=0x55;SFRS|=0x01;PIOCON1&=0xFD;TA=0xAA;TA=0x55;SFRS&=0xFE;EA=BIT_TMP //P1.4 as PWM1 output disable
  408. #define PWM1_P11_OUTPUT_DISABLE PIOCON0&=0xFD //P1.1 as PWM1
  409. #define PWM0_P12_OUTPUT_DISABLE PIOCON0&=0xFE //P1.2 as PWM0 output disable
  410. #define ALL_PWM_OUTPUT_DISABLE PIOCON0=0x00;PIOCON1=0x00
  411. //--------- PWM I/O Polarity Control ---------------------------
  412. #define PWM5_OUTPUT_INVERSE PNP|=0x20
  413. #define PWM4_OUTPUT_INVERSE PNP|=0x10
  414. #define PWM3_OUTPUT_INVERSE PNP|=0x08
  415. #define PWM2_OUTPUT_INVERSE PNP|=0x04
  416. #define PWM1_OUTPUT_INVERSE PNP|=0x02
  417. #define PWM0_OUTPUT_INVERSE PNP|=0x01
  418. #define PWM_OUTPUT_ALL_INVERSE PNP=0xFF
  419. #define PWM5_OUTPUT_NORMAL PNP&=0xDF
  420. #define PWM4_OUTPUT_NORMAL PNP&=0xEF
  421. #define PWM3_OUTPUT_NORMAL PNP&=0xF7
  422. #define PWM2_OUTPUT_NORMAL PNP&=0xFB
  423. #define PWM1_OUTPUT_NORMAL PNP&=0xFD
  424. #define PWM0_OUTPUT_NORMAL PNP&=0xFE
  425. #define PWM_OUTPUT_ALL_NORMAL PNP=0x00
  426. //--------- PWM type define ------------------------------------
  427. #define PWM_EDGE_TYPE PWMCON1&=~SET_BIT4
  428. #define PWM_CENTER_TYPE PWMCON1|=SET_BIT4
  429. //--------- PWM mode define ------------------------------------
  430. #define PWM_IMDEPENDENT_MODE PWMCON1&=0x3F
  431. #define PWM_COMPLEMENTARY_MODE PWMCON1|=0x40;PWMCON1&=0x7F
  432. #define PWM_SYNCHRONIZED_MODE PWMCON1|=0x80;PWMCON1&=0xBF
  433. #define PWM_GP_MODE_ENABLE PWMCON1|=0x20
  434. #define PWM_GP_MODE_DISABLE PWMCON1&=0xDF
  435. //--------- PMW interrupt setting ------------------------------
  436. #define PWM_FALLING_INT BIT_TMP=EA;TA=0xAA;TA=0x55;SFRS=0x01;PWMINTC&=0xCF;TA=0xAA;TA=0x55;SFRS=0x00;EA=BIT_TMP
  437. #define PWM_RISING_INT BIT_TMP=EA;TA=0xAA;TA=0x55;SFRS=0x01;PWMINTC|=0x10;PWMCON0&=0xDF;TA=0xAA;TA=0x55;SFRS=0x00;EA=BIT_TMP
  438. #define PWM_CENTRAL_POINT_INT BIT_TMP=EA;TA=0xAA;TA=0x55;SFRS=0x01;PWMINTC|=0x20;PWMCON0&=0xEF;TA=0xAA;TA=0x55;SFRS=0x00;EA=BIT_TMP
  439. #define PWM_PERIOD_END_INT BIT_TMP=EA;TA=0xAA;TA=0x55;SFRS=0x01;PWMINTC|=0x30;TA=0xAA;TA=0x55;SFRS=0x00;EA=BIT_TMP
  440. //--------- PWM interrupt pin select ---------------------------
  441. #define PWM_INT_PWM0 BIT_TMP=EA;TA=0xAA;TA=0x55;SFRS=0x01;PWMINTC&=0xF8;TA=0xAA;TA=0x55;SFRS=0x00;EA=BIT_TMP
  442. #define PWM_INT_PWM1 BIT_TMP=EA;TA=0xAA;TA=0x55;SFRS=0x01;PWMINTC&=0xF8;PWMINTC|=0x01;TA=0xAA;TA=0x55;SFRS=0x00;EA=BIT_TMP
  443. #define PWM_INT_PWM2 BIT_TMP=EA;TA=0xAA;TA=0x55;SFRS=0x01;PWMINTC&=0xF8;PWMINTC|=0x02;TA=0xAA;TA=0x55;SFRS=0x00;EA=BIT_TMP
  444. #define PWM_INT_PWM3 BIT_TMP=EA;TA=0xAA;TA=0x55;SFRS=0x01;PWMINTC&=0xF8;PWMINTC|=0x03;TA=0xAA;TA=0x55;SFRS=0x00;EA=BIT_TMP
  445. #define PWM_INT_PWM4 BIT_TMP=EA;TA=0xAA;TA=0x55;SFRS=0x01;PWMINTC&=0xF8;PWMINTC|=0x04;TA=0xAA;TA=0x55;SFRS=0x00;EA=BIT_TMP
  446. #define PWM_INT_PWM5 BIT_TMP=EA;TA=0xAA;TA=0x55;SFRS=0x01;PWMINTC&=0xF8;PWMINTC|=0x05;TA=0xAA;TA=0x55;SFRS=0x00;EA=BIT_TMP
  447. //--------- PWM Dead time setting ------------------------------
  448. #define PWM45_DEADTIME_ENABLE BIT_TMP=EA;EA=0;TA=0xAA;TA=0x55;PDTEN|=0x04;EA=BIT_TMP
  449. #define PWM34_DEADTIME_ENABLE BIT_TMP=EA;EA=0;TA=0xAA;TA=0x55;PDTEN|=0x02;EA=BIT_TMP
  450. #define PWM01_DEADTIME_ENABLE BIT_TMP=EA;EA=0;TA=0xAA;TA=0x55;PDTEN|=0x01;EA=BIT_TMP
  451. /*****************************************************************************************
  452. * For ADC INIT setting
  453. *****************************************************************************************/
  454. #define Enable_ADC_AIN0 ADCCON0&=0xF0;P17_Input_Mode;AINDIDS=0x00;AINDIDS|=SET_BIT0;ADCCON1|=SET_BIT0 //P17
  455. #define Enable_ADC_AIN1 ADCCON0&=0xF0;ADCCON0|=0x01;P30_Input_Mode;AINDIDS=0x00;AINDIDS|=SET_BIT1;ADCCON1|=SET_BIT0 //P30
  456. #define Enable_ADC_AIN2 ADCCON0&=0xF0;ADCCON0|=0x02;P07_Input_Mode;AINDIDS=0x00;AINDIDS|=SET_BIT2;ADCCON1|=SET_BIT0 //P07
  457. #define Enable_ADC_AIN3 ADCCON0&=0xF0;ADCCON0|=0x03;P06_Input_Mode;AINDIDS=0x00;AINDIDS|=SET_BIT3;ADCCON1|=SET_BIT0 //P06
  458. #define Enable_ADC_AIN4 ADCCON0&=0xF0;ADCCON0|=0x04;P05_Input_Mode;AINDIDS=0x00;AINDIDS|=SET_BIT4;ADCCON1|=SET_BIT0 //P05
  459. #define Enable_ADC_AIN5 ADCCON0&=0xF0;ADCCON0|=0x05;P04_Input_Mode;AINDIDS=0x00;AINDIDS|=SET_BIT5;ADCCON1|=SET_BIT0 //P04
  460. #define Enable_ADC_AIN6 ADCCON0&=0xF0;ADCCON0|=0x06;P03_Input_Mode;AINDIDS=0x00;AINDIDS|=SET_BIT6;ADCCON1|=SET_BIT0 //P03
  461. #define Enable_ADC_AIN7 ADCCON0&=0xF0;ADCCON0|=0x07;P11_Input_Mode;AINDIDS=0x00;AINDIDS|=SET_BIT7;ADCCON1|=SET_BIT0 //P11
  462. #define Enable_ADC_BandGap ADCCON0|=SET_BIT3;ADCCON0&=0xF8;ADCCON1|=SET_BIT0 //Band-gap 1.22V
  463. #define PWM0_FALLINGEDGE_TRIG_ADC ADCCON0&=~SET_BIT5;ADCCON0&=~SET_BIT4;ADCCON1&=~SET_BIT3;ADCCON1&=~SET_BIT2;ADCCON1|=SET_BIT1
  464. #define PWM2_FALLINGEDGE_TRIG_ADC ADCCON0&=~SET_BIT5;ADCCON0|=SET_BIT4;ADCCON1&=~SET_BIT3;ADCCON1&=~SET_BIT2;ADCCON1|=SET_BIT1
  465. #define PWM4_FALLINGEDGE_TRIG_ADC ADCCON0|=SET_BIT5;ADCCON0&=~SET_BIT4;ADCCON1&=~SET_BIT3;ADCCON1&=~SET_BIT2;ADCCON1|=SET_BIT1
  466. #define PWM0_RISINGEDGE_TRIG_ADC ADCCON0&=~SET_BIT5;ADCCON0&=~SET_BIT4;ADCCON1&=~SET_BIT3;ADCCON1|=SET_BIT2;ADCCON1|=SET_BIT1
  467. #define PWM2_RISINGEDGE_TRIG_ADC ADCCON0&=~SET_BIT5;ADCCON0|=SET_BIT4;ADCCON1&=~SET_BIT3;ADCCON1|=SET_BIT2;ADCCON1|=SET_BIT1
  468. #define PWM4_RISINGEDGE_TRIG_ADC ADCCON0|=SET_BIT5;ADCCON0&=~SET_BIT4;ADCCON1&=~SET_BIT3;ADCCON1|=SET_BIT2;ADCCON1|=SET_BIT1
  469. #define PWM0_CENTRAL_TRIG_ADC ADCCON0&=~SET_BIT5;ADCCON0&=~SET_BIT4;ADCCON1|=SET_BIT3;ADCCON1&=~SET_BIT2;ADCCON1|=SET_BIT1
  470. #define PWM2_CENTRAL_TRIG_ADC ADCCON0&=~SET_BIT5;ADCCON0|=SET_BIT4;ADCCON1|=SET_BIT3;ADCCON1&=~SET_BIT2;ADCCON1|=SET_BIT1
  471. #define PWM4_CENTRAL_TRIG_ADC ADCCON0|=SET_BIT5;ADCCON0&=~SET_BIT4;ADCCON1|=SET_BIT3;ADCCON1&=~SET_BIT2;ADCCON1|=SET_BIT1
  472. #define PWM0_END_TRIG_ADC ADCCON0&=~SET_BIT5;ADCCON0&=~SET_BIT4;ADCCON1|=SET_BIT3;ADCCON1|=SET_BIT2;ADCCON1|=SET_BIT1
  473. #define PWM2_END_TRIG_ADC ADCCON0&=~SET_BIT5;ADCCON0|=SET_BIT4;ADCCON1|=SET_BIT3;ADCCON1|=SET_BIT2;ADCCON1|=SET_BIT1
  474. #define PWM4_END_TRIG_ADC ADCCON0|=SET_BIT5;ADCCON0&=~SET_BIT4;ADCCON1|=SET_BIT3;ADCCON1|=SET_BIT2;ADCCON1|=SET_BIT1
  475. #define P04_FALLINGEDGE_TRIG_ADC ADCCON0|=0x30;ADCCON1&=0xF3;ADCCON1|=SET_BIT1;ADCCON1&=~SET_BIT6
  476. #define P13_FALLINGEDGE_TRIG_ADC ADCCON0|=0x30;ADCCON1&=0xF3;ADCCON1|=SET_BIT1;ADCCON1|=SET_BIT6
  477. #define P04_RISINGEDGE_TRIG_ADC ADCCON0|=0x30;ADCCON1&=~SET_BIT3;ADCCON1|=SET_BIT2;ADCCON1|=SET_BIT1;ADCCON1&=~SET_BIT6
  478. #define P13_RISINGEDGE_TRIG_ADC ADCCON0|=0x30;ADCCON1&=~SET_BIT3;ADCCON1|=SET_BIT2;ADCCON1|=SET_BIT1;ADCCON1|=SET_BIT6
  479. /*****************************************************************************************
  480. * For ADC INIT setting
  481. *****************************************************************************************/
  482. #define SPICLK_DIV2 clr_SPR0;clr_SPR1
  483. #define SPICLK_DIV4 set_SPR0;clr_SPR1
  484. #define SPICLK_DIV8 clr_SPR0;set_SPR1
  485. #define SPICLK_DIV16 set_SPR0;set_SPR1
  486. #define Enable_SPI_Interrupt set_ESPI;set_EA
  487. #define SS P15